ResearchTrend.AI
  • Papers
  • Communities
  • Events
  • Blog
  • Pricing
Papers
Communities
Social Events
Terms and Conditions
Pricing
Parameter LabParameter LabTwitterGitHubLinkedInBlueskyYoutube

© 2025 ResearchTrend.AI, All rights reserved.

  1. Home
  2. Papers
  3. 2407.18333
  4. Cited By
AutoVCoder: A Systematic Framework for Automated Verilog Code Generation
  using LLMs

AutoVCoder: A Systematic Framework for Automated Verilog Code Generation using LLMs

21 July 2024
Mingzhe Gao
Jieru Zhao
Zhe Lin
Wenchao Ding
Xiaofeng Hou
Yu Feng
Chao Li
Minyi Guo
    OffRL
ArXivPDFHTML

Papers citing "AutoVCoder: A Systematic Framework for Automated Verilog Code Generation using LLMs"

4 / 4 papers shown
Title
ReasoningV: Efficient Verilog Code Generation with Adaptive Hybrid Reasoning Model
ReasoningV: Efficient Verilog Code Generation with Adaptive Hybrid Reasoning Model
Haiyan Qin
Zhiwei Xie
Jingjing Li
Liangchen Li
Xiaotong Feng
J. Liu
Wang Kang
OffRL
LRM
48
0
0
20 Apr 2025
VeriMind: Agentic LLM for Automated Verilog Generation with a Novel Evaluation Metric
VeriMind: Agentic LLM for Automated Verilog Generation with a Novel Evaluation Metric
Bardia Nadimi
Ghali Omar Boutaib
Hao Zheng
51
1
0
15 Mar 2025
ResBench: Benchmarking LLM-Generated FPGA Designs with Resource Awareness
ResBench: Benchmarking LLM-Generated FPGA Designs with Resource Awareness
Ce Guo
Tong Zhao
61
1
0
11 Mar 2025
CodeT5: Identifier-aware Unified Pre-trained Encoder-Decoder Models for
  Code Understanding and Generation
CodeT5: Identifier-aware Unified Pre-trained Encoder-Decoder Models for Code Understanding and Generation
Yue Wang
Weishi Wang
Shafiq R. Joty
S. Hoi
204
1,451
0
02 Sep 2021
1