ResearchTrend.AI
  • Papers
  • Communities
  • Events
  • Blog
  • Pricing
Papers
Communities
Social Events
Terms and Conditions
Pricing
Parameter LabParameter LabTwitterGitHubLinkedInBlueskyYoutube

© 2025 ResearchTrend.AI, All rights reserved.

  1. Home
  2. Papers
  3. 2403.10538
  4. Cited By
MATADOR: Automated System-on-Chip Tsetlin Machine Design Generation for
  Edge Applications

MATADOR: Automated System-on-Chip Tsetlin Machine Design Generation for Edge Applications

3 March 2024
Tousif Rahman
Gang Mao
Sidharth Maheshwari
Rishad Shafik
Alexandre Yakovlev
ArXiv (abs)PDFHTML

Papers citing "MATADOR: Automated System-on-Chip Tsetlin Machine Design Generation for Edge Applications"

2 / 2 papers shown
Title
Dynamic Tsetlin Machine Accelerators for On-Chip Training at the Edge using FPGAs
Dynamic Tsetlin Machine Accelerators for On-Chip Training at the Edge using FPGAs
Gang Mao
Tousif Rahman
Sidharth Maheshwari
Bob Pattison
Zhuang Shao
Rishad Shafik
Alex Yakovlev
73
0
0
28 Apr 2025
Runtime Tunable Tsetlin Machines for Edge Inference on eFPGAs
Runtime Tunable Tsetlin Machines for Edge Inference on eFPGAs
Tousif Rahman
Gang Mao
Bob Pattison
Sidharth Maheshwari
Marcos Sartori
A. Wheeldon
Rishad Shafik
Alex Yakovlev
83
0
0
10 Feb 2025
1